mirror of
https://github.com/RfidResearchGroup/proxmark3.git
synced 2024-12-25 09:32:46 +08:00
66b1758278
Include statements in individual files are not required when compiling the code the correct way as a project with an explicitly defined work library. The Makefile exactly replicates the compilation process of the ISE environment and generates the required project files.
39 lines
1.1 KiB
Verilog
39 lines
1.1 KiB
Verilog
//-----------------------------------------------------------------------------
|
|
// Copyright (C) Proxmark3 contributors. See AUTHORS.md for details.
|
|
//
|
|
// This program is free software: you can redistribute it and/or modify
|
|
// it under the terms of the GNU General Public License as published by
|
|
// the Free Software Foundation, either version 3 of the License, or
|
|
// (at your option) any later version.
|
|
//
|
|
// This program is distributed in the hope that it will be useful,
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
// GNU General Public License for more details.
|
|
//
|
|
// See LICENSE.txt for the text of the license.
|
|
//-----------------------------------------------------------------------------
|
|
|
|
// 8 inputs to 1 output multiplexer
|
|
module mux8(
|
|
input [2:0] sel,
|
|
output reg y,
|
|
input x0, x1, x2, x3, x4, x5, x6, x7
|
|
);
|
|
|
|
always @(*)
|
|
begin
|
|
// y = x[sel];
|
|
case (sel)
|
|
3'd0: y = x0;
|
|
3'd1: y = x1;
|
|
3'd2: y = x2;
|
|
3'd3: y = x3;
|
|
3'd4: y = x4;
|
|
3'd5: y = x5;
|
|
3'd6: y = x6;
|
|
3'd7: y = x7;
|
|
endcase
|
|
end
|
|
|
|
endmodule
|